# Aditya Sangawar

# MS Electrical Engineering

# ID - XXXXX9637



#### 1. Introduction

The goal of the project is to build working of a 5-stage pipelined IEEE single-precision (SP) floating-point (FP) adder.

<u>Key Learnings</u> – There are 2 key learnings from the project –

- a. It gives us the insight on how to build an adder that does arithmetic operation on the numbers in IEEE 754 format.
- b. It helps us to learn and gain insight on pipeline architecture and how to implement them using Verilog HDL.

# 2. Description of the design

### Design Summary-

Floating point format IEEE-754 is 32-bit format of representing floating point numbers. The bits representation is shown below -



# Brief Description -

The IEEE Standard for Floating-Point Arithmetic (IEEE 754) is a technical standard designed for floating-point computation and storing.

It was established in 1985 by the Institute of Electrical and Electronics Engineers (IEEE).

#### The standard defines:

- Arithmetic formats: Sets of binary and decimal floating-point data consisting of finite numbers (including signed zeros and subnormal numbers), infinities, and special "not a number" values (NaNs)
- > Interchange formats: Encodings bit strings for communication of data.
- ➤ Rounding rules: properties to be satisfied when rounding numbers.
- > Operations: Arithmetic and trigonometric functions etc.
- > Exception handling: indications of exceptional conditions (such as division by zero, overflow, etc.)

Source: Wikipedia.

https://en.wikipedia.org/wiki/IEEE\_754

### <u>Project Description – </u>

The design of the Adder is into two parts –

# Part One -

Code:

- 1. Designing an un-pipelined adder and testing them using the below mentioned test cases.
- 2. All the values are visible at the output as soon as they are sent to the input.
- 3. This type of architecture may require less hardware but required more time for instruction to be executed.

PipelineAdderNonP ipelined.v

## Part Two -

- 1. To improve the speed and thus the performance, we updated the design, by using the method of pipelining.
- 2. The modified design is a 5-staged pipelined FP adder.
- 3. In this version, it will work for the six pairs of inputs and will take 12 cycles to output all 8 cases.



Code:

3. Simulation/Verification: (20 points including the section on "Theory of Operation" unless otherwise indicated)

# 3.Theory of Operation – Design 1

This design is a non-pipelined version that has the data output directly once the input is applied.

A: -45 & b: 79

Below is the diagram that shows the steps of the calculation in terms of each Block - <u>Note</u> : The entire execution happened in One Clock Cycle.



**Result Waveform – As seen, the final output** 



# Design 2

The design consists of a 5 stage pipelined operation with stage description given below – Assume we have 2 numbers in IEEE 754 format –

A: 98 & B: 169

Below is the diagram that shows the steps of the calculation in terms of each Block -



<u>Stage 1</u>: Compares the exponents and determine the number of shifts required to align the mantissa to make the exponents equal. Here since e2>e1, the mantissa 'm1' will have to be realigned.

<u>Stage 2</u>: Here we Right-shift the mantissa of the smaller exponent, in this case 'm1' by the required one space on RHS.

<u>Stage 3</u>: After both mantissas have the same bias, we do a comparison of the mantissas to determine which one is smaller if the signs of both numbers are different we then take 2's complement of the smaller mantissa.

In the above example, signs are same and hence we need not require 2's complement.

<u>Stage 4:</u> The two mantissas 'm1' and 'm2' are added here. We also determine the number of shifts required and its corresponding direction to normalize the result Here 1 shift is required to the Left-Hand Side since for the result.

<u>Stage 5</u>: The final mantissa is shifted to the required direction here it is LHS by 1 bit and the exponent is adjusted accordingly.

Below is the result of the simulation for the **above example** as show by the Flag. This data comes for clock 5 due to pipeline. Below is shown unnormalized data of sa,e value at clock 4 as a part of the non-pipelined structure.



#### Result -

As seen in above screenshot, the simulated result match with the one we calculated theoretically as part of our learning process.

We saw that result comes same for both the designs for two examples, however the clock cycle at which it comes is different.

#### 4. Conclusion

- 1. When we enter two numbers in IEEE 754 format in the circuit, we get the expected output in the same IEEE 754 format after normalization.
- 2. The Theory of Operation shows that both the designs (unpiped and pipelined) have the same output for two set of inputs.
- 3. The goals of achieving a adder circuit was successfully achieved until stage 4 as part of Verilog code, however due to some wire misconnection, stage 5 could not be achieved in given format. However, these are still represented in the graphs to make the reader understand how the desired output would look like.

## **Appendix:**

s1\_9637; //Sign bit of 1st Operator

s2\_9637; //Sign bit of 2<sup>st</sup> Operator

s3 9637; //Sign bit of Output

[7: 0] e1\_9637; //Bias bits of 1<sup>st</sup> Operator

[7: 0] e2 9637: //Bias bits of 2<sup>nd</sup> Operator

[7: 0] e4\_9637; //Bias bits of Output

[22: 0] mantissa1 9637; //Mantissa bits of 1st Operator

[22: 0] mantissa2\_9637; // Mantissa bits of 2<sup>st</sup> Operator

[22: 0] m3\_9637; // Mantissa bits of Output

clk; //Clock reset; //Reset